**Turkish Journal** Turkish Journal of Electrical Engineering & Computer Sciences of A Parallel Pipelined Computer Architecture for Digital Signal Processing Electrical Engineering & Computer Sciences Halûk Gümüşkaya TÜBİTAK-Ulusal Elektronik ve Kriptoloji Araştırma Enstitüsü P.K.21 41470, Gebze, Kocaeli-TURKEY e-mail: haluk@mam.gov.tr Bülent Örencik İstanbul Teknik Üniversitesi Bilgisayar Mühendisliği Bölümü, Keywords Authors İstanbul Teknik Üniversitesi Bilgisayar Mühendisliği Bölüm Ayazağa 80626, İstanbul-TURKEY e-mail: orencik@cs.itu.edu.tr elektrik@tubitak.gov.tr Scientific Journals Home Page Abstract: This paper presents a parallel pipelined computer architecture and its six network configurations targeted for the implementation of a wide range of digital signal processing (DSP) algorithms described by both atomic and large grain data flow graphs. The proposed architecture is considered together with programmability, yielding a system solution that combines extensive concurrency with simple programming. It is an SSIMD (Skewed Single Instruction Multiple Data) or MIMD (Multiple Instruction Multiple Data) machine depending on the algorithms implemented and the programming methodologies. The concurrency that can be exploited by the algorithms using this Parallel pipelined architecture is both temporal and spatial concurrency. The third level of concurrency (second spatial concurrency) can be also achieved by using input and output synchronized circular buses. An experimental parallel pipelined AdEPar (Advanced Educational Parallel) DSP system architecture, and its network configurations using printed circuit boards (as processing elements-PEs) based on DSP processors were designed and implemented. The hardware debugging of parallel programs and development of other high level programming tools such as automatic task schedulers and code generators) are relatively easy for the AdEPar architecture compared with other architectures having complicated interprocessor communications. Keywords: Digital signal processing, parallel processing, parallel pipelined architecture. Turk. J. Elec. Eng. & Comp. Sci., 6, (1998), 107-130. Full text: pdf Other articles published in the same issue: Turk. J. Elec. Eng. & Comp. Sci., vol.6, iss.2.