| P.O.Box 8718, Beijing 100080, China | Journal of Software, May 2006,17(5):1232-1240  |
|-------------------------------------|------------------------------------------------|
| E-mail: jos@iscas.ac.cn             | ISSN 1000-9825, CODEN RUXUEW, CN 11-2560/TP    |
| http://www.jos.org.cn               | Copyright © 2006 by <i>Journal of Software</i> |

## 基于WCET分析的实时系统轨迹获取技术

王 馨, 姬孟洛, 王 戟, 齐治昌

Full-Text PDF Submission Back

王 馨, 姬孟洛, 王 戟, 齐治昌

(国防科学技术大学 计算机学院,湖南 长沙 410073)

作者简介:王馨(1976一),女,山东济南人,博士,主要研究领域为软件测试,实时系统.姬孟洛(1963一),男,博士生,主要研究领域为实时系统分析,面向对象设计.王戟(1969一),男,博士,教授,博士生导师,CCF高级会员,主要研究领域为高可信软件技术,Agent软件方法学.齐治昌(1942一),男,教授,博士生导师,主要研究领域为软件工程,软构件开发与验证.

联系人: 王 戟 Phn: +86-731-4573637, Fax: +86-731-4575802, E-mail: jiwang@nudt.edu.cn, http://www.nudt.edu.cn

Received 2005-06-15; Accepted 2005-12-16

## Abstract

Timing behaviors are crucial for real-time systems. In order to weaken or even remove the timing impact of the inserted assertions during testing, a new monitoring schema is proposed, which has little time intrusiveness than the software monitoring and supports to test the system completely. Furthermore, a WCET (worst-case execution time) analysis based on time compensation method is presented, which corrects the recorded time of events based on the accurate execution time analysis of assertions.

Wang X, Ji ML, Wang J, Qi ZC. Trace acquirement technology of real-time systems based on WCET analysis. *Journal of Software*, 2006,17(5):1232-1240.

DOI: 10.1360/jos171232

http://www.jos.org.cn/1000-9825/17/1232.htm

## 摘罗

时序约束是判断实时系统运行是否正确的重要规约.为了减小测试时由于对系统进行插装而产生的对实时系统行为的影响,提出了一种混合式监控方法.它对系统的时间干扰比纯软件方式小,并支持对系统的完全测试.此外,还提出一种基于WCET(worst-case execution time)分析技术的目标系统时间补偿方法,在精确地计算插入断言对目标系统的时间影响基础上,给出时间补偿..

基金项目:本文为2005年中国计算机大会推荐优秀论文.Supported by the National Natural Science Foundation of China under Grant Nos.60233020, 90104007, 60303013 (国家自然科学基金); the National High-Tech Research and Development Plan of China under Grant No.2005AA113130 (国家高技术研究发展计划(863)); the Program for New Century Excellent Talents in University (新世纪优秀人才支持计划)

## References:

- [1] Baresi L, Young M. Test oracles. Technical Report, CIS-TR01-02. University of Oregon, 2001. <a href="http://www.cs.uoregon.edu/-michal/pubs/oracles.html">http://www.cs.uoregon.edu/-michal/pubs/oracles.html</a>
- [2] Puschner P, Burns A. Guest editorial: A review of worst-case execution-time analysis. Real-Time Systems, 2000,18(2-3):115-128.
- [3] Aho AV, Sethi R, Ullman JD. Compilers, Principles, Techniques, and Tools. New York: Addison-Wesley, 1997.
- [4] Jahanian F, Rajkumar R, Raju SCV. Runtime monitoring of timing constraints in distributed real-time systems. Real-Time Systems, 1994,7(3):247-273.
- [5] Liu AC, Parthasarathi R. Hardware monitoring of a multiprocessor system. IEEE Micro, 1989,9(5):44-51.

- [6] Tsai JJP, Fang KY, Chen HY. A noninvasive architecture to monitor real-time distributed systems. Computer, 1990,23(3):11-23.
- [7] Jahanian F. Run-Time Monitoring of Real-Time Systems in Advances in Real-time Systems. Prentice-Hall, 1995. 429-454.
- [8] Hu EYS, Bernat G, Wellings A. Addressing dynamic dispatching issues in WCET analysis for object-oriented hard real-time systems. In: Proc. of the 5th IEEE Int'l Symp. on Object-Oriented Real-Time Distributed Computing. Los Alamitos: IEEE Computer Society Press, 2002. 109-116.
- [9] Engblom J. Processor pipelines and static worst-case execution time analysis [Ph.D. Thesis]. Uppsala: Acta Universitatis Upsaliensis, 2002.
- [10] Engblom J, Jonsson B. Processor pipelines and their properties for static WCET analysis. In: Sangiovanni-Vincentelli AL, Sifakis J, eds. Proc. of the 2nd Embedded Software Conf. LNCS 2491, Grenoble: Springer-Verlag, 2002. 334-348.
- [11] Shaw AC. Reasoning about time in higher level language software. IEEE Trans. on Software Engineering, 1989,15(7):875-889.
- [12] Healy CA, Arnold RD, Mueller F, Whalley D, Harmon MG. Bounding pipeline and instruction cache performance. IEEE Trans. on Computers, 1999,48(1):53-70.
- [13] Lim SS, Bae YH, Jang GT, Rhee BD, Min SL, Park CY, Shin H, Park K, Moon SM, Kim CS. An accurate worst case timing analysis for RISC processors. IEEE Trans. on Software Engineering, 1995,21(7):593-604.
- [14] Healy CA, Sj?din M, Whalley DB. Bounding loop iterations for timing analysis. In: Proc. of the 4th IEEE Real-Time Technology and Applications Symp. (RTAS). Denver, 1998. 12-21.
- [15] Gustafsson J, Ermedahl A. Automatic derivation of path and loop annotations in object-oriented real-time programs. Parallel and Distributed Computing Practices, 1998,1(2):61-74.
- [16] Dodd PS, Ravishankar CV. Monitoring and debugging distributed real-time programs. Software-Practice and Experience, 1992, 22 (10):863-877.
- [17] Joyce J, Lomow G, Slind K, Unger B. Monitoring distributed systems. ACM Trans. on Computer Systems, 1987,5(2):121-150.
- [18] Peters DK, Parnas DL. Requirements-Based monitors for real-time systems. IEEE Trans. on Software Engineering, 2002,28(2): 146-158.