博士论坛 # TTA结构数字信号协处理器数据Cache的设计与实现 姜晶菲,郭建军,戴葵,王志英 国防科大计算机学院601教研室 收稿日期 2006-8-22 修回日期 网络版发布日期 接受日期 摘要 本文分析了面向多媒体应用的TTA(Transport Triggered Architecture)微处理器的特点和访存要求,提出并设计实现了应用于此款微处理器、采用直接映象规则、写回和按写分配策略的4KB数据Cache,并在全系统环境下对其进行了模拟验证。实验结果说明数据Cache系统在降低命中时间和提高命中率两方面做到了良好的折中,命中时间与芯片流水线处理周期匹配,有效保证了全系统性能的发挥。 关键词 TTA、数据Cache、直接映象、写回、按写分配 分类号 # The Design and Implement of Data Cache for Digital Signal Coprocessor Based on TTA jingfei jiang,,, 国防科大计算机学院601教研室 #### Abstract The characteristics of Transport Triggered Architecture (TTA) were analyzed. The excellent process ability of TTA pipeline gave high demands to the data cache. A 4KB data cache system which used direct mapped principle, write back and write allocate strategies was proposed and implemented. The data cache combined with the TTA pipeline and other function units composed the whole TTA microprocessor. The microprocessor was simulated completely with real applications. The implementation results proved that the data cache in TTA microprocessor can achieve excellent trade-off for hit time and hit probability. The hit time can match the pipeline cycle and the high performance of the microprocessor was ensured. Key words TTA Data Cache direct mapped write back write allocate DOI: ## 扩展功能 #### 本文信息 - ▶ Supporting info - ▶ **PDF**(0KB) - ▶[HTML全文](0KB) - ▶参考文献 ### 服务与反馈 - ▶把本文推荐给朋友 - ▶加入我的书架 - ▶加入引用管理器 - ▶复制索引 - ▶ Email Alert - ▶文章反馈 - ▶ 浏览反馈信息 #### 相关信息 ▶ <u>本刊中 包含"TTA、数据Cache、</u> 直接映象、写回、按写分配"的 相关文章 ▶本文作者相关文章 - 姜晶菲 - 郭建军 - 戴葵 - 王志英