

作 博士毕业后在美国半导体和电子设计自动化公司任职二十多年

职 高端应用电子芯片与系统协同创新中心专家咨询委员会专家

± Xiao Ming Xiong and Ernest S. Kuh, "The Scan Line Approach to Power and Ground Routing'" Digest of Technical Papers, IEEE Inter

经历

学 广东省重大科技专项咨询专家
术 广州国家集成电路基地首席科学家
静 华南理工大学客座教授

-Aided Design, November 1986, pp. 6-9.

## 论 Xiao-

X Ming Xiong and Ernest S. Kuh, "Nutcracker: an Efficient and Intelligent Channel Spacer," Proc. of 24th Design Automation Conference -304.

Xiao-Ming Xiong, "Optimized One-Dimensional Compaction of Building-

Block Layout," Technical Report, Memo. No. UCB/ERL M87/45, May 1987.

Wei-Ming Dai, Xiao-Ming Xiong et al, "BEAR: a New Building-

Block Layout System," Digest of Technical Papers, IEEE International Conference on Computer-

Aided Design, November 1987, pp. 34-37.

Xiao-

Ming Xiong and Ernest S. Kuh, "The Constrained Via Minimization Problem for PCB and VLSI Design," Proc. of 25th Design Automat -578.

Xiao-

Ming Xiong, "A New Algorithm for Topological Routing and Via Minimization," Digest of Technical Papers, IEEE International Confere -Aided Design, November 1988, pp. 410-413.

Xiao-

Ming Xiong and Ernest S. Kuh, "A Unified Approach to the Via Minimization Problem," IEEE Trans. on Circuits and Systems, Vol. 36, -204.

Xiao-Ming Xiong and Ernest S. Kuh, "Geometric Compaction of Building-

Block Layout," Proc. of Custom Integrated Circuits Conference, May 1989, pp. 17.6.1-17.6.4.

Xiao-Ming Xiong, Dan Green, John Hardin and Lawrence Riedel, "Automatic Signal Net-

Matching for VLSI Layout Design," Proc. of IEEE International Conference on Computer Design, October 1989, pp. 524

-527.

Xiao-Ming Xiong, "Two-

Dimensional Compaction for Placement Refinement," Digest of Technical Papers, IEEE International Conference on Computer

-Aided Design, November 1989, pp. 136-139.

Xiao-

Ming Xiong and Ernest S. Kuh, "Geometric Approach to VLSI Layout Compaction" International Journal of Circuit Theory and Applica -430.

Xiao-

Ming Xiong and Albert Chiu, "Efficient and Accurate Annotation of ECL Designs," Proc. of the Third Physical Design Workshop, May ' Xiao-Ming Xiong, "Routability Design for Sea-of-

Cells," Proc. of Fourth Annual IEEE International ASIC Conference and Exhibit, September 1991, pp. 14.3.1

-14.3.4.

J. W. Chung, R. Carragher, C. K. Cheng and X.-

M. Xiong, "Performance Driven Routing Algorithm for Electronic Interconnects," Proc. of International Workshop on Layout Synthesis, -157.

Xiao-Ming Xiong, John Hardin and Chung-

Kuan Cheng, "PAS: A Stand Alone Placement Annotation System for High Speed Designs," IEEE Custom Integrated Circuits Conf., N

Robert J. Carragher, Chung-Kuan Cheng and Xiao-

Ming Xiong, "The Net Matching Problem in High Performance Microelectronics Design," Proc. of the Third International Conference or -561.

Xiao-Ming Xiong and Chung-

Kuan Cheng, "Interconnect and Output Driver Modeling of High Speed Designs," IEEE Int. Conf. on ASIC, September 1993, pp. 507 -510.

Robert J. Carragher, Chung-Kuan Cheng, Xiao-

Ming Xiong and Ramamohan Paturi, "Solving the Net Matching Problem in High-

Performance Chip Design," IEEE Transactions on Computer-

Aided Design of Integrated Circuits and Systems, Vol. 15, No. 8, August 1996.

知 Xiao-Ming Xiong, Ben Mathew, and etc. "Design-for-Test-

- Aware Hierarchical Design Planning," U.S. Patent No. 7,937,677, May 2011.
- ≠ Xiao-
- 权 Ming Xiong, "Region Search Approach for Delay Routing and Signal Net Matching," U.S. Patent No. 5,550,748, August 1996.

科 在研项目包括:

佛山市科技创新团队项目,高清晰图像和海量信息传输芯片设计

- 研 两项广东省重大科技专项
- 项
- 目
- 教 本科教学:《EDA技术与工具》、《片上系统设计技术》
- **学**研究生教学:《片上系统设计方法学》
- 活
- 动

版权所属 © 2010 广东工业大学研究生院 master 本网站用IE6.0以上浏览器、1024\*768及以上分辨率获最佳效果

?