

# MODELING OF THE I-V CHARACTERISTICS FOR LDD-nMOSFETS IN RELATION WITH DEFECTS INDUCED BY HOT-CARRIER INJECTION

### R. MARRAKH\* and A. BOUHDADA

Laboratoire de Physique des Matériaux et de Microélectronique, Université Hassan II, Faculté des Sciences Aïn Chok, Km8, Route d'El Jadida, BP 5366 Maârif, Casablanca, Morocco

#### (Received 30 May 2002; In final form 3 July 2002)

The hot-carrier injection is observed increasingly to degrade the I–V characteristics with the scaling of MOS transistors. For the lightly doped drain MOS transistor the injection of the hot-carriers, caused by the high electric field in the MOS structure, is localized in the LDD region. The modeling of the drain current in relation to defects due to the hot-carrier injection allows us to investigate the I–V characteristics and the transconductance of devices. Consequently, we can know the amount of the device degradation caused by these defects in order to find technological solutions to optimize reliability.

Keywords: I-V characteristics; MOS; LDD; Modeling; Defects

## 1 INTRODUCTION

One of the major problems that pose a serious constraint when reducing the channel length of the MOS transistor is the hot-carrier caused by the high electric field in the device structure. In order to reduce the hot-carrier effect, the LDD structure is used [1–3]. In this structure, the electric field maximum is reduced and is spread out in the n-region. However, hot-carriers are generated by impact ionization in the n-region under the sidewall spacer [4–5]. This leads to the reduction of the free carrier mobility and to the increase of the parasitic LDD resistance [6–8]. Understanding the physics of hot-carrier effects in silicon MOSFETs plays an important role in determining device degradation mechanisms and thus the improvement of MOSFET design. So to study the effect of these defects on the device reliability, it is very important to carry out a modeling of the I–V characteristics in relation to defects localized in the LDD region. Simulations of their evolutions allow us to know the amount of device degradation caused by these defects to find technological solutions in order to minimize the aging phenomenon of the transistor.

<sup>\*</sup> Corresponding author.

ISSN 0882-7516 print; ISSN 1563-5031 online © 2003 Taylor & Francis Ltd DOI: 10.1080/08827510310001624363

#### 2 MODELING OF THE DRAIN CURRENT

The defect density localized in the LDD region is represented by a Gaussian distribution, centered in the LDD region (Fig. 1) and expressed by:

$$N_{it}(y) = N_{it_{max}} \exp\left(\frac{-(y - y_c)^2}{2\sigma^2}\right)$$
(1)

where  $N_{it_{max}}$ ,  $y_c$  and  $\sigma$  are the maximum, the center and the standard deviation of the Gaussian distribution.

#### 2.1 Linear Regime

The source-drain voltage V<sub>DS</sub> is expressed, in the linear regime as:

$$V_{DS} = V_{D_1S_1} + V_{D_2D_1} + V_{D_3D_2} + I_{DS}(R_S + R_D)$$
(2)

where  $V_{D_1S_1}$ ,  $V_{D_2D_1}$ ,  $V_{D_3D_2}$  are, respectively, the dropped potentials in intrinsic, overlapped and non-overlapped regions.  $R_S$  and  $R_D$  are the source and drain resistances.

In the intrinsic region the drain current can be expressed as [9]:

$$I_{DS} = \frac{\bar{\mu}_{s} W C_{ox} [V_{GS} - V_{T_{0}} + \Delta V_{T} - \overline{\Delta V_{FB}} - (F_{B}/2) V_{D_{1}S_{1}}] V_{D_{1}S_{1}}}{L + (V_{D_{1}S_{1}}/\overline{E_{sat}}) + \bar{\mu}_{s} W C_{ox} R_{S} F_{B} V_{D_{1}S_{1}}}$$
(3)

where:

$$\begin{cases} V_{T_0} = V_{FB} + 2\phi_f + \gamma \sqrt{2\phi_f + V_{SB}} \\ F_B = \frac{\gamma}{2\sqrt{2\phi_f + V_{SB}}} + 1 \\ \gamma = \frac{\sqrt{2q\epsilon_S N_A}}{C_{ox}} \\ \Delta V_T = \frac{1}{k^2} \frac{\partial^2 V(y)}{\partial y^2} \end{cases}$$

where  $\mu_s$ , W, C<sub>ox</sub> and V<sub>GS</sub> are, respectively, the surface mobility, the channel width, the gate oxide capacitance per unit area and the gate bias.  $V_{T_0}$  is the threshold voltage and  $\Delta V_T$ 



FIGURE 1 Schematic diagram of LDD MOSFET with localized defects.

represents the threshold voltage reduction caused by the lateral electric field, which is very weak in the linear regime that we can consider it as constant.

$$\begin{cases} \overline{\Delta V_{FB}} = \frac{q\overline{N_{it}(y)}}{C_{ox}} \\ \overline{\mu_s} = \frac{\mu_0}{[1 + \theta(V_{GS} - V_{T_0})][1 + \beta\overline{N_{it}(y)}]} \\ \overline{E_{sat}} = \frac{2\vartheta_{sat}}{\mu_0} [1 + \theta(V_{GS} - V_{T_0})][1 + \beta\overline{N_{it}(y)}]. \end{cases}$$
(4)

 $\theta$  and  $\beta$  are the fitting parameters. The spatial average of the defect density  $\overline{N_{it}(y)}$  is expressed as:

$$\overline{N_{it}(y)} = \sqrt{\frac{\pi}{2}} \frac{N_{it_{max}}\sigma}{L} \left[ erf\left(\frac{L-y_c}{\sqrt{2}\sigma}\right) + erf\left(\frac{y_c}{\sqrt{2}\sigma}\right) \right].$$
(5)

From Eq. (3) we derive  $V_{D_1S_1}$ :

$$V_{D_1S_1} = \frac{-V_2 - \sqrt{V_2^2 - 4V_1V_3}}{2V_1}$$
(6)

where:

$$\begin{cases} V_1 = \frac{\bar{\mu}F_BWC_{ox}}{2} \\ V_2 = \frac{I_{DS}}{\overline{E_{sat}}} - \bar{\mu}WC_{ox}[V_{GS} - V_{T_0} + \Delta V_T - \overline{\Delta V_{FB}} - F_BR_sI_{DS}] \\ V_3 = I_{DS}L. \end{cases}$$

The drain current at the overlapped-LDD region is expressed by:

$$I_{DS} = \frac{W\bar{\mu}_{s}C_{ox}[(V_{GS} - V_{T_{n}} + \Delta V_{T} - \overline{\Delta V_{FB}}) - F_{B_{n}}((V_{D_{2}D_{1}}/2) + V_{D_{1}S_{1}})]V_{D_{2}D_{1}}}{(L_{1} - L)[1 + (W\bar{\mu}_{s}C_{ox}F_{B_{n}}R_{S}V_{D_{2}D_{1}})/(L_{1} - L) + V_{D_{2}D_{1}}/\overline{E_{sat}}(L_{1} - L)]}.$$
 (7)

From this equation we can obtain  $V_{D_2D_1}$  as:

$$V_{D_2D_1} = \frac{U_2 - \sqrt{U_2 - 4U_1U_3}}{2U_1}$$
(8)

$$\begin{cases} U_1 = \frac{\bar{\mu}_s F_{B_n} W C_{ox}}{2} \\ U_2 = I_{DS} \bigg[ W \bar{\mu}_s C_{ox} R_s F_{B_n} + \frac{1}{\overline{E_{sat}}} \bigg] - \bar{\mu}_s W C_{ox} [V_{GS} - V_{T_n} + \Delta V_T - \overline{\Delta V_{FB}} - F_{B_n} V_{D_1S_1}] \\ U_3 = I_{DS} (L_1 - L). \end{cases}$$

Using a similar method effectuated in the overlapped region, we derive the following expression for the drain:

$$I_{DS} = \frac{W\bar{\mu}_{s}\bar{C}_{ox}[(V_{GS} - \bar{V}_{T_{n}} + \Delta V_{T} - \overline{\Delta V_{FB}}) - \bar{F}_{B_{n}}((V_{D_{3}D_{2}}/2) + V_{D_{2}S_{1}})]V_{D_{3}D_{2}}}{(L_{2} - L_{1})[1 + (W\bar{\mu}_{s}\bar{C}_{ox}\bar{F}_{B_{n}}R_{S}V_{D_{3}D_{2}})/(L_{2} - L_{1}) + V_{D_{3}D_{2}}/\overline{E_{sat}}(L_{2} - L_{1})]}.$$
 (9)

Using expression (9) we obtain  $V_{D_3D_2}$  as:

$$V_{D_3D_2} = \frac{U_2' - \sqrt{U_2' - 4U_1'U_3'}}{2U_1'}$$
(10)

$$\begin{cases} U_1' = \frac{\bar{\mu}_s \overline{F_{B_n}} W \overline{C_{ox}}}{2} \\ U_2' = I_{DS} \left[ W \bar{\mu}_s \overline{C_{ox}} R_s \overline{F_{B_n}} + \frac{1}{\overline{E_{sat}}} \right] - \bar{\mu}_s W \overline{C_{ox}} [V_{GS} - \overline{V_{T_n}} + \Delta V_{T_n} - \overline{\Delta V_{FB}} - \overline{F_{B_n}} V_{D_2S_1}] \\ U_3' = I_{DS} (L_2 - L_1). \end{cases}$$

The drain current in the linear regime is obtained by substituting  $V_{D_1S_1}$ ,  $V_{D_2D_1}$  and  $V_{D_3D_2}$  in Eq. (2).

#### 2.2 Saturation Regime

When  $V_{DS}$  becomes greater than the saturation voltage, the depleted zones in the intrinsic and LDD region increase (Fig. 1). In this case  $V_{DS}$  is written as:

$$V_{DS} = V_{MS_1} + V_{D_2M} + V_{D_3D_2} + I_{DS}(R_S + R_D).$$
(11)

 $V_{D_3D_2}$  is given by the expression (10) and  $V_{D_2M}$  is obtained by replacing L by  $L_M$  in Eq. (8). Calculating  $V_{MS_1}$  gives the drain current in the saturation regime.

In the saturation region  $N < y < D_1$ , the value of the lateral electric field becomes more important and  $\Delta V_T$  cannot be regarded as a constant. From Eq. (3) we obtain the following differential:

$$\frac{\partial^2 V_{CS_1}}{\partial y^2} - p^2 V_{CS_1} = p^2 \left[ I_{DS} \frac{1 + f R_S}{f} - \frac{V_{GS} - V_{T_0} + \Delta V_{FB}}{F_B} \right]$$
(12)

where:

$$\left\{ \begin{array}{l} p^2 = F_B k^2 \\ f = W C_{ox} \vartheta_{sat} F_B \end{array} \right. \label{eq:p2}$$

The boundary conditions at the pinch-off point (point N) are:  $V_{CS_1}$  ( $y = L_{eff}$ ) =  $V_{dsat}$  and  $\frac{dV_{CS_1}}{dy}|_{y=L_{eff}} = E_{sat}$ . Using these boundary conditions the resolution of Eq. (12) gives the potential along the channel in the saturation mode:

$$\begin{split} V_{CS_{1}}(y) &= V_{dsat} + \frac{E_{sat}}{p} sinh(p(y - L_{eff})) \\ &+ \left[ I_{DS} \frac{1 + f R_{S}}{f} - \frac{V_{GS} - V_{T_{0}}}{F_{B}} + V_{dsat} \right] [cosh(p(y - L_{eff})) - 1] \\ &- p \int_{L_{eff}}^{y} \frac{\Delta V_{FB}(y')}{F_{B}} sinh(p(y' - y)) \, dy'. \end{split}$$
(13)

The saturation regime also leads to the creation of a depleted zone in the LDD region. In the same way that in the case of the intrinsic region, the overlapped zone can be divided into two regions. In the first region  $(M < y < D_2)$  the variation of  $\Delta V_{T_n}$  is weak whereas in the second region  $(D_1 < y < M)$  and cannot be regarded as a constant.

In the saturation region the canal potential is governed by the following differential equation:

$$\begin{split} \frac{\partial V_{CS_1}}{\partial y^2} - p_n^2 V_{CS_1} &= p_n^2 \bigg[ I_{DS} \frac{1 + f_n R_S}{f_n} - \frac{V_{GS} - V_{T_n} + \Delta V_{FB}}{F_{B_n}} \bigg] \\ \begin{cases} p_n^2 &= \frac{F_{B_n} C_{ox}}{\epsilon_s x_{dn}} \\ f_n &= W C_{ox} \vartheta_{sat} F_{B_n}. \end{split} \end{split}$$
(14)

The boundary conditions at substrate-LDD junction are given by:  $V_{CS_1}(y=L) = V_L$  and  $\frac{dV_{CS_1}}{dy}|_{y=L} = E_L$ .  $V_L$  and  $E_L$  are determined using expression (13). Using the boundary conditions, the resolution of Eq. (14) gives the channel potential in the saturation region:

$$\begin{split} V_{CS_{1}}(y) &= V_{L} + \frac{E_{L}}{p_{n}} \sinh(p_{n}(y-L)) \\ &+ \left[ I_{DS} \frac{1+f_{n}R_{S}}{f_{n}} - \frac{V_{GS} - V_{T_{0}}}{F_{B_{n}}} + V_{L} \right] [\cosh(p_{n}(y-L)) - 1] \\ &- p_{n} \int_{L}^{y} \frac{\Delta V_{FB}(y')}{F_{B_{n}}} \sinh(p_{n}(y'-y)) \, dy' \end{split}$$
(15)

at the point M we have:  $V_{CS_1}(y = L_M) = V_{MS_1}$  and  $E(y = L_M) = E_{sat}$ . From these boundary conditions, one can obtain  $L_M$  and  $V_{MS_1}$ . Thus, the drain current in the saturation regime is obtained by substituting  $V_{MS_1}$ ,  $V_{D_2M}$  and  $V_{D_3D_2}$  in Eq. (11).

## 3 SIMULATION RESULTS

The parameters of the transistor used in the simulation are given in Table I.

#### 3.1 Defects Influence on the I<sub>DS</sub>-V<sub>DS</sub> Characteristic

The curves of Figures 2a and 2b show the influence of the defects on characteristic  $I_{DS}$  – $V_{DS}$ . The presence of the defect density localized in the LDD region involves a reduction of the current drain. This reduction is accentuated with the increase of the maximum of the defect density (Figure 2a). The extension of the degraded zone also leads to the degradation of the current drain (Figure 2b). In the saturation mode part, the interface states are in the velocity saturation region and can be depleted, therefore the effect of these interface states becomes insignificant.

| Parameters | Values                                                                                                                                                                       |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | $\begin{array}{c} 0.7\mu m/1\mu m\\ 0.15\mu m/0.25\mu m\\ 20nm/2.3\times10^{16}cm^{-3}\\ 0.18\mu m/2.5\times10^{-12}\\ 600cm^2 V^{-1}s^{-1}/7\times10^6cms^{-1} \end{array}$ |

TABLE I Transistor Parameters Used in Simulations.



FIGURE 2a I-V characteristics evolution with defect density maximum variation.



FIGURE 2b Impact of the degraded zone extension on I-V characteristics.

#### 3.2 Defects Influence on the Transconductance

The curves of Figure 3a represent the evolution of the transconductance according to the gate bias for various densities of interface defects localized in the LDD region. Simulations show that the transconductance decreases when the defect density increases. This transconductance degradation is reduced as the gate voltage increases. Indeed, when the gate voltage increases,



FIGURE 3a Influence of the variation, of the defect density maximum on the transconductance.



FIGURE 3b Transconductance variation versus gate bias for different degraded zone extensions.

the carrier density in the inversion layer increases and the effects of Coulomb scattering are reduced by the screening effect. Thus, the degradation of transconductance is less significant. We have also represented in Figure 3b the effect of the increase of the degraded zone on the transconductance. The extension of the damaged zone also leads to the transconductance degradation.

#### 4 CONCLUSION

The modeling of the drain current for a lightly doped drain MOSFET in relation to defects localized in the LDD region is very important. It allows us to understand the aging phenomenon and the amount degradation of the performances of the devices. The simulation results show that the stress leads to the degradation of the I–V characteristic and the reduction of the transconductance. The model can be applied to the simulation of device behavior after stress in order to improve the long-term circuit reliability.

## References

- [1] Takeda, E., Yang, C. Y. and Hamada, A. M. (1995). Hot-carrier effects in MOS devices. ed. Academic Press, INC.
- [2] Ang, D. S. and Ling, C. H. (1998). A unified model for the self-limiting hot-carrier degradation in LDD n-MOSFETs. IEEE Trans. Electron. Dev., 45(1), 149–159.
- [3] Kinugawa, M., Kakumu, M., Yokogawa, S. and Hashimoto, K. (1985). Submicron MLDD n-MOSFETs for 5 V operation. Tech. Dig. VLSI Tech. Symp., 116–117.
- [4] Huang, T. Y., Yao, W. W., Martin, R. A., Alan, G., Koyanagi, M. and Chen, J. Y. (1987). New LDD Transistor with Inverse-T gate structure. IEEE Electron devices lett., 8, 151–153.
- [5] Huang, T. Y., Yao, W. W., Martin, R. A., Alan, G., Koyanagi, M. and Chen, J. Y. (1986). A novel submicron LDD Transistor with Inverse-T gate structure. Tech. Dig -Int. IEEE Electron devices Meet., 742.
- [6] Yih, C. M., Wang, C. L., Chung, S. S., Wu, C. C., Tan, W., Wu, H. J., Pi, S. and Huang G, D. (1998). New insight into the degradation mechanism of Nitride spacer with different post-oxide in submicron LDD n-MOSFETs. Jpn. J. Appl. Phys., 37, 1035–1040.
- [7] Cheng, S. M., Yih, C. M., Yeh, J. C., Kuo, S. N. and Chung, S. S. (1997). A unified approach to profiling the lateral distributions of both oxide charge and interface states in n-MOSFETs under various bias stress conditions. IEEE Trans. Electron. Dev., 44(11), 1908–1913.
- [8] Yang, J. J., Chung, S. S. S., Chou, P. C., Chen, C. H. and Lin, M. S. (1995). A new approach to modeling the substrate current of pre-stressed and post-stressed MOSFETs. IEEE Trans. Electron. Dev., 42(6), 1113–1119.
- [9] Marrakh, R. and Bouhdada, A. (2001). Impact of the stress on the sub-micron n-metal oxide semiconductor field effect transistor characteristics. Active and Passive Elec. Comp., 1–13.